

# TCC805x Hardware

# Application Note for Choosing Pull-up and down Resistor at Input Port

Rev. 1.00 [G] 2024-08-09

\* The information in this document is subject to change without notice and should not be construed as a commitment by Telechips, Inc.

Kindly visit www.telechips.com for more information.

© 2024. Telechips, Inc. All rights reserved.

#### **TABLE OF CONTENTS**

#### Contents

| TΑ  | ABLE OF CONTENTS                                                                           | 2  |
|-----|--------------------------------------------------------------------------------------------|----|
| 1   | Introduction                                                                               |    |
| 2   | Initial Configuration at RESET state for GPIOs                                             | 4  |
| :   | 2.1 Type 1                                                                                 | 5  |
|     | 2.1.1 Precautions for Type 1 Port                                                          | 5  |
| :   | 2.2 Type 2                                                                                 |    |
|     | 2.2.1 Open State or External Pull-down State at Type 2 Port                                |    |
|     | 2.2.2 External Pull-up State at Type 2 Port                                                |    |
| :   | 2.3 Type 3                                                                                 |    |
|     | 2.3.1 Open State or External Pull-down State at Type 3 Port                                |    |
|     | 2.3.2 External Pull-up State at Type 3 Port                                                |    |
| :   | 2.4 Type 4                                                                                 |    |
|     | 2.4.1 Precautions for Type 4 Port                                                          |    |
| 3   |                                                                                            |    |
|     | 3.1 Calculating Pull-up & down Resistance Range at Input Port                              |    |
|     | 3.2 Recommended R <sub>pull-up</sub> , R <sub>pull-down</sub> , and R <sub>max</sub> Value |    |
| 4   |                                                                                            |    |
| 5   | References                                                                                 |    |
| 6   | Revision History                                                                           |    |
|     | Rev. 1.00: 2024-08-09                                                                      |    |
|     | Rev. 0.02: 2021-04-19                                                                      |    |
|     | Rev. 0.01: 2020-09-09                                                                      | 16 |
| Fig | igures                                                                                     |    |
|     | Figure 2.1 Cases that Device Port is Input State at RESET State                            | 5  |
|     | Figure 2.2 Cases that Device Port is Output State at RESET State                           | 5  |
|     | Figure 2.3 Case of Open or External Pull-down State at RESET State                         | 6  |
|     | Figure 2.4 Case of Internal Pull-down and External Pull-up State at RESET State            | 6  |
|     | Figure 2.5 Case of Open or External Pull-down State at RESET State                         |    |
|     | Figure 2.6 Case of Internal Pull-down and External Pull-up State when RESET State          | 8  |
|     | Figure 2.7 Cases that Device Port is Input State at RESET State                            | 9  |
|     | Figure 2.8 Cases that Device Port is Output State at RESET State                           |    |
|     | Figure 3.1 Typical Input with External Pull-up and Pull-down Circuitry                     | 10 |
| Та  | ables                                                                                      |    |
|     | Table 2.4 Tellial Value for CDIOs of TCCOOF.                                               |    |
|     | Table 2.1 Initial Value for GPIOs of TCC805x                                               |    |
|     | Table 2.2 Internal Resistance of Pull-up/Pull-down for GPIO SD0                            |    |
|     | Table 2.3 Internal Resistance of Pull-up/Pull-down for General & Alive I/O                 |    |
|     | Table 2.4 Internal Resistance of Pull-up/Pull-down for General & Alive I/O                 |    |
|     | Table 3.1 DC Electrical Specification for General I/O                                      |    |
|     | Table 3.2 DC Electrical Specification for Alive I/O (GPIO_K, PCTL0, PCTL1)                 |    |
|     | Table 3.3 DC Electrical Specification for GPIO_SD0                                         |    |
|     | Table 3.4 I/O Dower Information                                                            | 17 |

# 1 Introduction

This document is a guideline for determining which resistor to use: a pull-up or pull-down resistor, as well as the appropriate pull-up and pull-down resistances for the Input GPIO ports. When selecting the pull-up or pull-down resistance, if you do not consider the initial configuration at the RESET state and the leakage current through the input port, you may not get the expected logic value.

# 2 Initial Configuration at RESET state for GPIOs

In TCC805x, the initial GPIO setting can be configured as disabling both the input and output in the RESET state. In this configuration state, the GPIO consumes less leakage current. Therefore, you can freely set the port considering only the port condition of the device regardless of whether the initial configuration at the RESET state is input pull-down or input pull-up. This chapter describes three types of GPIO settings. You can change these GPIO settings after RESET release.

Table 2.1 Initial Value for GPIOs of TCC805x

| CRIO                        |    | TCC805x |    |    |  |  |
|-----------------------------|----|---------|----|----|--|--|
| GPIO                        | OE | IE      | PE | PS |  |  |
| GPIO_A[28:0]                | 0  | 1       | 1  | 0  |  |  |
| GPIO_A[31:29]               | 0  | 0       | 1  | 0  |  |  |
| GPIO_B[28:0]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_C[29:0]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_E[19:0]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_G[10:0]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_H[11:0]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_K[18:13], GPIO_K[10:0] | 0  | 0       | 0  | 0  |  |  |
| GPIO_K[11]                  | 1  | 0       | 0  | 0  |  |  |
| GPIO_K[12]                  | 0  | 1       | 0  | 0  |  |  |
| GPIO_MA[28:0]               | 0  | 1       | 1  | 0  |  |  |
| GPIO_MA[29]                 | 0  | 0       | 1  | 0  |  |  |
| GPIO_MB[31:0]               | 0  | 0       | 1  | 0  |  |  |
| GPIO_MC[29:0]               | 0  | 0       | 1  | 0  |  |  |
| GPIO_MD[17:0]               | 0  | 0       | 1  | 0  |  |  |
| GPIO_SD0[14:10]             | 0  | 0       | 1  | 0  |  |  |
| GPIO_SD0[9:0]               | 0  | 0       | 0  | 0  |  |  |
| GPIO_SD1[10]                | 0  | 0       | 1  | 0  |  |  |
| GPIO_SD1[9:0]               | 0  | 0       | 0  | 0  |  |  |
| GPIO_SD2[9:0]               | 0  | 0       | 0  | 0  |  |  |

OE: Output enable (1: enable, 0: disable)

■ IE: Input enable (1: enable, 0: disable)

■ PE: Pull enable (1: enable, 0: disable)

■ PS: Pull select (1: Pull-up, 0: Pull-down)

#### 2.1 Type 1

The initial configuration at the RESET state for GPIO\_SD0[9:0], GPIO\_SD1[9:0], GPIO\_SD2[9:0], and all GPIO\_K (except GPIO\_K[12:11]):

- Input, output disable
- Internal pull-up/down disable
- OE=0, IE=0, PE=0, PS=0
  - OE=0: Output disable
  - IE=0: Input disable
  - PE=0: Pull disable
  - PS=0: Pull-down select (Pull-down is not applied because PE=0)
  - Initial configuration at the RESET state for GPIO\_K[11] is Output High.

To select the value of the external pull-up or pull-down resistor, refer to Chapter 3.

**Note:** A GPIO\_K[11] port cannot be used as a general GPIO. This port can be used only as an indicator pin to indicate specific status.

#### 2.1.1 Precautions for Type 1 Port

This chapter describes the precautions for the type 1 port based on the port status of the device connected to the port. When disabling the input and output, there is <u>no</u> internal leakage of the GPIO.

If the port of any device connected to Type 1 port is in the input state, the port requires pull-up or pull-down resistor to prevent floating state of the device's port.

If the port of any device connected to Type 1 port is in the output state, the device must control the logic state of the output port not to be in unknown state.



Figure 2.1 Cases that Device Port is Input State at RESET State



Figure 2.2 Cases that Device Port is Output State at RESET State

#### 2.2 Type 2

The initial configuration at the RESET state for GPIO\_B/C/E/G/H/MB/MC/MD, GPIO\_SD0[14:10], GPIO\_SD1[10], GPIO\_A[31:29], GPIO\_MA[29]:

- Input, output disable
- Internal pull-down enable
- OE=0, IE=0, PE=1, PS=0
  - OE=0: Output disable
  - IE=0: Input disable
  - PE=1: Pull enable
  - PS=0: Pull-down select

#### 2.2.1 Open State or External Pull-down State at Type 2 Port

These cases are normal.



Figure 2.3 Case of Open or External Pull-down State at RESET State

#### 2.2.2 External Pull-up State at Type 2 Port

If divided voltage is between VIH and VIL, the voltage may cause a leakage current. Therefore, the pull-up resistance should be used so that the divided voltage becomes higher than VIH. It is recommended to use a pull-up resistor of 4.7K or less for 3.3V I/O and 2.4K or less for 1.8V I/O for this case.



Figure 2.4 Case of Internal Pull-down and External Pull-up State at RESET State

Table 2.2 Internal Resistance of Pull-up/Pull-down for GPIO SD0

|           | MIN                           | ТҮР               | MAX            |
|-----------|-------------------------------|-------------------|----------------|
| Parameter | DVDD=1.95V                    | DVDD = 1.8V       | DVDD = 1.65V   |
|           | $T_J = -40  ^{\circ}\text{C}$ | T₃ = 25 °C        | T₃ = 125 °C    |
|           | Process = Fast                | Process = Typical | Process = Slow |
| Pull-up   | 19 kΩ                         | 44 kΩ             | 86 kΩ          |
| Pull-down | 20 kΩ                         | 40 kΩ             | 73 kΩ          |

Table 2.3 Internal Resistance of Pull-up/Pull-down for General & Alive I/O

|           | MIN                                | TYP               | MAX            |
|-----------|------------------------------------|-------------------|----------------|
| Parameter | DVDD = 3.6V                        | DVDD = 3.3V       | DVDD = 3.0V    |
| Parameter | $T_{\rm J} = -40  {\rm ^{\circ}C}$ | T₃ = 25 °C        | T₃ = 125 °C    |
|           | Process = Fast                     | Process = Typical | Process = Slow |
| Pull-up   | 15 kΩ                              | 25 kΩ             | 83 kΩ          |
| Pull-down | 20 kΩ                              | 36 kΩ             | 75 kΩ          |

Table 2.4 Internal Resistance of Pull-up/Pull-down for General & Alive I/O

|           | MIN                     | TYP               | MAX            |
|-----------|-------------------------|-------------------|----------------|
| Parameter | DVDD = 1.95V            | DVDD = 1.8V       | DVDD = 1.65V   |
| Parameter | T <sub>J</sub> = -40 °C | T₃ = 25 °C        | T₃ = 125 °C    |
|           | Process = Fast          | Process = Typical | Process = Slow |
| Pull-up   | 11 kΩ                   | 21 kΩ             | 49 kΩ          |
| Pull-down | 12 kΩ                   | 21 kΩ             | 73 kΩ          |

#### 2.3 Type 3

The initial configuration at the RESET state for GPIO\_A[28:0] and GPIO\_MA[28:0]:

- Input enable, output disable
- Internal pull-down enable
- OE=0, IĖ=1, PE=1, PS=0
  - OE=0: Output disable
  - IE=1: Input enable
  - PE=1: Pull enable
  - PS=0: Pull-down select

#### 2.3.1 Open State or External Pull-down State at Type 3 Port

These cases are normal.



Figure 2.5 Case of Open or External Pull-down State at RESET State

#### 2.3.2 External Pull-up State at Type 3 Port

If the divided voltage is between VIH and VIL, the voltage can cause a leakage current. Therefore, the pull-up resistance should be used so that the divided voltage becomes higher than VIH. It is recommended to use a pull-up resistor of 4.7K or less for 3.3V I/O and 2.4K or less for 1.8V I/O for this case. Refer to Table 2.2, Table 2.3, and Table 2.4 for the internal resistance of pull-up and pull-down for each GPIO.



Figure 2.6 Case of Internal Pull-down and External Pull-up State when RESET State

# 2.4 Type 4

The initial configuration at the RESET state for GPIO\_K[12]:

- Input enable, output disable
- Internal pull-up/down disable
- OE=0, IE=1, PE=0, PS=0
  - OE=0: Output disable
  - IE=1: Input enable
  - PE=0: Pull disable
  - PS=0: Pull-down select (Pull-down is not applied because of PE=0)

A GPIO\_K[12] port cannot be used as a general GPIO because this port is used only as a dedicated pin for STR\_MODE.

The STR\_MODE pin requires an external pull-down resistor.

For pull-down resistance, a value of 23K or less is recommended.

To select the value of external pull-down resistor, refer to Chapter 3.

#### 2.4.1 Precautions for Type 4 Port

If the port of any device connected to Type 4 port is in input state, the port requires pull-up or pull-down resistor to prevent floating state of the device's port. However, GPIO\_K[12] is a dedicated pin for STR\_MODE and the STR\_MODE pin requires pull-down resistor, so only the pull-down resistor should be applied to GPIO\_K[12].

If the port of any device connected to type 4 port is in the output state, the device must control the logic state of the output port not to be in unknown state. However, it is recommended to apply a pull-down resistor to STR\_MODE regardless of the following cases.



Figure 2.7 Cases that Device Port is Input State at RESET State



Figure 2.8 Cases that Device Port is Output State at RESET State

# 3 GENERAL INPUT PORT STRUCTURE



Figure 3.1 Typical Input with External Pull-up and Pull-down Circuitry

# 3.1 Calculating Pull-up & down Resistance Range at Input Port

In order for the input port to be pulled high by the pull-up resistor, the output driver (Q) of the external IC is turned off and the logic high is driven by the pull-up resistor. There is some leakage current ( $I_{LKG\_ext}$ ) even though the output driver (Q) is off.

In general, the current flow through the pull-up resistor is calculated as the sum of the leakage current ( $I_{LKG\_ext}$ ) of the external IC, the high level input current ( $I_{IH}$ ) of the TCC805x, and the tri-state output leakage current ( $I_{OZ}$ ). However,  $I_{IH}$  and  $I_{IL}$  in the "TCC805x Chip Specification" are included with  $I_{OZ}$ .

$$I_{pull-up} = I_{LKG\_ext} + I_{OZ} + I_{IH}$$

Thus, the maximum pull-up resistance is derived as follows:

$$R_{pull-up,max} = \frac{V_{out} - V_{IH}}{I_{pull-up}}$$

Conversely, the maximum pull-down resistance is derived as follows:

$$R_{pull-down,max} = \frac{V_{IL}}{I_{pull-down}}$$

Table 3.1, Table 3.2, and Table 3.3 show  $I_{IH}$ ,  $I_{IL}$ , and GPIO voltage range of TCC805x.

Table 3.1 DC Electrical Specification for General I/O

| Table 3.1 DC Electrical Specification for General 1/O         |                   |                                                                             |                          |     |                         |      |
|---------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------|--------------------------|-----|-------------------------|------|
| Parameter                                                     | Symbol            | Test Condition                                                              | MIN                      | TYP | MAX                     | Unit |
|                                                               |                   | 3.3V Tol and Non-Tol I/O                                                    |                          |     |                         |      |
| High Level Input Voltage for<br>Schmitt trigger operation     | $V_{\mathrm{IH}}$ | CMOS/Schmitt trigger Interface                                              | 0.7 * V <sub>DDIO</sub>  |     | V <sub>DDIO</sub> +0.3  | ٧    |
| Low Level Input Voltage for CMOS or Schmitt trigger operation | $V_{\mathrm{IL}}$ | CMOS/Schmitt trigger Interface                                              | -0.3                     |     | 0.3 * V <sub>DDIO</sub> | ٧    |
| Input Hysteresis for Schmitt<br>Trigger Operation             | V <sub>H</sub>    |                                                                             | 0.08 * V <sub>DDIO</sub> |     |                         | ٧    |
|                                                               |                   | Non-Tol cell<br>VIN = VDDIO<br>Pull-down disabled<br>Power On               | -12                      |     | 12                      | μΑ   |
| High Level Input Current                                      | ${ m I}_{ m IH}$  | Fail-safe cell<br>VIN = V <sub>DDIO</sub><br>Pull-down disabled<br>Power ON | -12                      |     | 12                      | μΑ   |
|                                                               |                   | Fail-safe cell VIN = VDDIO Pull-down disabled Power Off & SNS = 0           | -18                      |     | 18                      | μΑ   |
|                                                               |                   | VIN = V <sub>DDIO</sub><br>Pull-down enabled                                | 25                       |     | 200                     | μΑ   |
| Low Level Input Current                                       | ${ m I_{IL}}$     | Non-Tol or Fail-safe<br>VIN = VSS<br>Pull-up disabled                       | -18                      |     | 18                      | μΑ   |
| ·                                                             |                   | VIN = VSS<br>Pull-up enabled                                                | -25                      |     | -200                    | μA   |

Table 3.2 DC Electrical Specification for Alive I/O (GPIO\_K, PCTL0, PCTL1)

| Parameter                 | Symbol            | Test Condition                                                               | MIN                      | TYP | MAX                     | Unit |
|---------------------------|-------------------|------------------------------------------------------------------------------|--------------------------|-----|-------------------------|------|
| Non-Tol I/O               |                   |                                                                              |                          |     |                         |      |
| Tolerant External Voltage | $V_{TOL}$         | V <sub>DDIO</sub> Power Off and On                                           |                          |     | 3.6                     | V    |
| High Level Input Voltage  | $V_{\mathrm{IH}}$ | CMOS Interface                                                               | $0.7 * V_{DDIO}$         |     | $V_{DDIO}+0.3$          | V    |
| Low Level Input Voltage   | $V_{\mathrm{IL}}$ | CMOS Interface                                                               | -0.3                     |     | 0.3 * V <sub>DDIO</sub> | V    |
| Hysteresis Voltage        | ΔV                |                                                                              | 0.08 * V <sub>DDIO</sub> |     |                         | V    |
|                           |                   | Input Buffer for Non-Tol cell<br>VIN = V <sub>DDIO</sub><br>VDDIO Power On   | -12                      |     | 12                      | μΑ   |
| High Level Input Current  | ${ m I_{IH}}$     | Input Buffer for Fail-safe cell VIN = $V_{DDIO}$ V <sub>DDIO</sub> Power On  | -12                      |     | 12                      | μΑ   |
|                           |                   | Input Buffer for Fail-safe cell VIN = $V_{DDIO}$ VDDIO Power Off and SNS = 0 | -18                      |     | 18                      | μΑ   |
|                           |                   | Input Buffer with pull-down $VIN = V_{DDIO}$                                 | 25                       |     | 200                     | μΑ   |
| Low Loyal Input Current   | т                 | Input Buffer for Non-Tol or Fail-safe<br>VIN = VSS                           | -18                      |     | 18                      | μΑ   |
| Low Level Input Current   | ${ m I}_{ m IL}$  | Input Buffer with pull-up<br>VIN = VSS                                       | -25                      |     | -200                    | μΑ   |

Table 3.3 DC Electrical Specification for GPIO SD0

| Table 515 be Electrical Specification for 41 10_550 |                   |                                                 |                          |     |                        |    |
|-----------------------------------------------------|-------------------|-------------------------------------------------|--------------------------|-----|------------------------|----|
| Parameter Symbol                                    |                   | Test Condition MIN TYP                          |                          | MAX | Unit                   |    |
| 1.8V Tol and Non-Tol I/O                            |                   |                                                 |                          |     |                        |    |
| Tolerant External Voltage V <sub>TOL</sub>          |                   | High voltage tolerant function is not supported |                          |     |                        | ٧  |
| High Level Input Voltage                            |                   |                                                 | 0.65 * V <sub>DDIO</sub> |     | $V_{DDIO}$             | V  |
| Low Level Input Voltage                             | $V_{\mathrm{IL}}$ | CMOS/Schmitt Interface                          | VSS                      |     | 0.35*V <sub>DDIO</sub> | ٧  |
| Hysteresis Voltage                                  | ΔV                |                                                 | 0.1                      |     |                        | V  |
| High Level Input Current                            | ${ m I}_{ m IH}$  | Input buffer VIN = VDD, VDD Power On            | -12                      |     | 12                     | μΑ |
| Low Level Input Current                             | ${ m I}_{ m IL}$  | Input Buffer<br>VIN = VSS, VDD Power On         | -12                      |     | 12                     | μΑ |

Note:  $I_{IH}$  and  $I_{IL}$  include  $I_{OZ}$ .

Table 3.4 I/O Power Information

| 144.00.1.2/0.10.1.0.1.4.0.1. |              |              |              |                                                                                   |  |  |  |
|------------------------------|--------------|--------------|--------------|-----------------------------------------------------------------------------------|--|--|--|
| Group                        | MIN          | TYP          | MAX          | Description                                                                       |  |  |  |
| PWRGPIOx_33D                 | 1.65<br>3.00 | 1.80<br>3.30 | 1.95<br>3.60 | GPIOx Group I/O Power<br>x: A, B, C, E, G, H, MA, MB, MC, MD, SD1, SD2, K,<br>SYS |  |  |  |
| PWRGPIOSD0 18D               | 1.65         | 1.80         | 1.95         | GPIO SD0 Group I/O Power                                                          |  |  |  |

Calculate the pull-up resistance by applying the V<sub>IH</sub>, V<sub>IL</sub> of I/O voltage and the worst value of I<sub>IL</sub>, and I<sub>IH</sub> for General I/O and Alive I/O of TCC805x.

 $V_{IH}$ : 0.7 \*  $V_{DDIO}$  = 0.7 \* 3.3 = 2.31V  $V_{IH}$ : 0.7 \*  $V_{DDIO}$  = 0.7 \* 1.8 = 1.26V

Worst I<sub>IH</sub>: 18 µA **Assumed Values** 

I<sub>LKG\_ext</sub>: 5 μA

Note: ILKG\_ext is assumed to be 5 µA to calculate the resistance, and the ILKG\_ext is different depending on the actual specification of external IC. The calculated resistance depends on  $I_{LKG\_ext}$ .

$$I_{pull-up} = Worst I_{IH} + I_{LKG \ ext} = 18 + 5 = 23 \text{ uA}$$

$$R_{pull-up,max} = \frac{(3.3 - 2.31)V}{23 uA} = \frac{0.99 V}{23 uA} = 43 K \Omega$$

$$R_{pull-up,max} = \frac{(1.8 - 1.26)V}{23 uA} = \frac{0.54 V}{23 uA} = 23KQ$$

Calculate the **pull-up resistance** by applying the  $V_{IH}$ ,  $V_{IL}$  of I/O voltage and the worst value of  $I_{IL}$ ,  $I_{IH}$  for **GPIO SD0** of TCC805x.

 $V_{IH}$ : 0.65 \*  $V_{DDIO} = 0.65 * 1.8 = 1.17V$ 

Worst I<sub>IH</sub>: About 12 µA

**Assumed Values** 

I<sub>LKG ext</sub>: 5 μA

Note:  $I_{LKG\_ext}$  is assumed to be 5  $\mu$ A to calculate the resistance, and the  $I_{LKG\_ext}$  is different according to the actual external IC specification. The calculated resistance depends on  $I_{\text{LKG ext}}. \label{eq:lkg}$ 

$$I_{pull-up} = Worst I_{IH} + I_{LKG ext} = 12 + 5 = 17 \text{ uA}$$

$$R_{pull-up,max} = \frac{(1.8 - 1.17)V}{17 uA} = \frac{0.63 V}{17 uA} = 37 K \Omega$$

As above, calculate the pull-down resistance for General I/O and Alive I/O of TCC805x.

 $V_{IL}$ : 0.3 \*  $V_{DDIO}$  = 0.3 \* 3.3 = 0.99V

 $V_{IL}$ : 0.3 \*  $V_{DDIO} = 0.3 * 1.8 = 0.54V$ 

Worst I<sub>IL</sub>: 18 μA
 Assumed Values
 I<sub>LKG ext</sub>: 5 μA

**Note:**  $I_{LKG\_ext}$  is assumed to be 5  $\mu$ A to calculate the resistance, and the  $I_{LKG\_ext}$  is different depending on the actual specification of external IC. The calculated resistance depends on  $I_{LKG\_ext}$ .

$$I_{pull-down} = Worst I_{IL} + I_{LKG\_ext} = 18 + 5 = 23 \text{ uA}$$

$$R_{pull-down,max} = \frac{(0.99)V}{23 uA} = \frac{0.99 V}{23 uA} = 43 \text{K} \Omega$$

$$R_{pull-down,max} = \frac{(0.54)V}{23 uA} = \frac{0.54 V}{23 uA} = 23 \text{K} \Omega$$

As above, calculate the **pull-down resistance** for **GPIO SD0** of TCC805x.

 $V_{IL}$ : 0.35 \*  $V_{DDIO}$  = 0.35 \* 1.8 = 0.63V

Worst I<sub>IL</sub>: 12 μA
 Assumed Values
 I<sub>LKG\_ext</sub>: 5 μA

**Note:**  $I_{LKG\_ext}$  is assumed to be 5  $\mu A$  to calculate the resistance, and the  $I_{LKG\_ext}$  is different depending on the actual specification of external IC. The calculated resistance depends on  $I_{LKG\_ext}$ .

$$I_{pull-down} = Worst I_{IL} + I_{LKG\_ext} = 12 + 5 = 17 \text{ uA}$$
 
$$R_{pull-down,max} = \frac{(0.63)V}{17 \text{ uA}} = \frac{0.63 \text{ V}}{17 \text{ uA}} = 37 \text{K} \Omega$$

## 3.2 Recommended Rpull-up, Rpull-down, and Rmax Value

In an operating environment, there may be various variations such as voltage drop, temperature, and PCB condition. Therefore, choose a value considering margins.

If the pull-up resistance is too high, a voltage drop will occur and a logic value below V<sub>IH</sub> can be input.

Conversely, in case of the pull-down resistance, a logic value higher than  $V_{\rm IL}$  can be input if the leakage current does not sink to ground. This causes the TCC805x not to recognize the logic value normally.

Also, inexplicit voltage level by pull-up and pull-down resistors can cause the leakage current.

Therefore, you must select the appropriate value when determining the pull-up and down resistance.

# **4 CONCLUSION**

When considering a pull-up or pull-down resistor for the GPIOs of input state, a pull-up resistor of 4.7K or less for 3.3V I/O and 2.4K or less for 1.8V I/O is recommended as described in Chapter 2.2.2 and Chapter 2.3.2 (External pull-up at Type 2 port and Type 3 port). In other cases, you can determine the value of resistor by referring to Chapter 3.

# **5** REFERENCES

- [1] Contact Telechips for more details: <a href="mailto:sales@telechips.com">sales@telechips.com</a>
- [2] TCC805x\_CS\_Design\_Change\_Related\_To\_Hardware\_Board\_Design

**Note:** Reference documents can be provided whenever available, depending on the terms of a contract. If the reference documents are unavailable, the contents directly related to your development can be guided.

### **6 REVISION HISTORY**

#### Rev. 1.00: 2024-08-09

- Changed
- Title changed from "TCC805x Common Hardware-Application Note for Choosing Pull-up and down Resistor at Input Port"

#### Rev. 0.02: 2021-04-19

- Updated
  - Chapter 2.1: added **Note** about GPIO\_K[11]
  - Chapter 2.1.1: Description
  - Chapter 2.4: added description about STR\_MODE
  - Chapter 2.4.1:
    - added description about STR\_MODE
    - Figure 2.7
  - Chapter 3.1: Table 3.1, Table 3.2, Table 3.3

#### Rev. 0.01: 2020-09-09

■ Preliminary version release

#### DISCLAIMER

This material is being made available solely for your internal use with its products and service offerings of Telechips, Inc ("Telechips"). and/or licensors and shall not be used for any other purposes. This material may not be altered, edited, or modified in any way without Telechips' prior written approval. Unauthorized use or disclosure of this material or the information contained herein is strictly prohibited, and you agree to indemnify Telechips and licensors for any damages or losses suffered by Telechips and/or licensors for any unauthorized uses or disclosures of this material, in whole or part. Further, Telechips, Inc. reserves the right to revise this material and to make changes to its content, at any time, without obligation to notify any person or entity of such revisions or changes.

THIS MATERIAL IS BEING PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE. TO THE MAXIMUM EXTENT PERMITTED BY LAW, TELECHIPS AND/OR LICENSORS SPECIFICALLY DISCLAIM ALL WARRANTIES OF TITLE, MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, SATISFACTORY QUALITY, COMPLETENESS OR ACCURACY, AND ALL WARRANTIES ARISING OUT OF TRADE USAGE OR OUT OF A COURSE OF DEALING OR COURSE OF PERFORMANCE. MOREOVER, NEITHER TELECHIPS, INC. NOR LICENSORS, SHALL BE LIABLE TO YOU OR ANY THIRD PARTY FOR ANY EXPENSES, LOSSES, USE, OR ACTIONS HOWSOEVER INCURRED OR UNDERTAKEN BY YOU IN RELIANCE ON THIS MATERIAL.

THIS MATERIAL IS DESIGNED FOR GENERAL PURPOSE, AND ACCORDINGLY YOU ARE RESPONSIBLE FOR ALL OR ANY OF INTELLECTUAL PROPERTY LICENSES REQUIRED FOR ACTUAL APPLICATION. TELECHIPS, INC. DOES NOT PROVIDE ANY INDEMNIFICATION FOR ANY INTELLECTUAL PROPERTIES OWNED BY THIRD PARTY.

#### COPYRIGHT STATEMENT

Copyright in this material provided by Telechips, Inc. is owned by Telechips unless otherwise noted. For reproduction or use of Telechips' copyright material, prior written consent should be obtained from Telechips. That prior written consent, if given, will be subject to conditions that Telechips' name should be included and interest in the material should be acknowledged when the material is reproduced or quoted, either in whole or in part. You must not copy, adapt, publish, distribute, or commercialize any contents contained in the material in any manner without the written permission of Telechips. Trademarks used in Telechips' copyright material are the property of Telechips.

#### For customers who use Google technology:

"Copyright © 2013 Google Inc. All rights reserved."